



# High-performance-PWM-Power-Switch IC

### 1. Feature

Designed for wide output change systems such as PD/QC Maximum working supply voltage can be as high as 75 V or more Built-in 650 V power MOSFET Meet DoE VI and CoC V5 energy efficiency requirements No load standby power consumption as low as 50 mW or less Precision programmable output overvoltage protection (TrueOVP™) Built-in oscillator with maximum 65 kHz frequency limit Built-in soft start control circuit reduces switch impact Built-in second-generation C.T.™ technology optimizes EMI performance Extended mode light load control for optimized efficiency and light load power Full range of no audio noise working methods Integrated synchronous current ramp compensation VDD overvoltage clamp and undervoltage lockout (UVLO) Built-in input line voltage over power compensation Built-in programmable input undervoltage protection (TrueUVP™) Cycle-by-Cycle Current Limiting with Leading Edge Blanking (OCP) Output overcurrent, overload, short circuit protection (OLP) Specially designed high isolation TSIP7/TSIP7A package is available

## 2. Applications

Power Adapter Battery Charger Set-top box Power Open-frame Power

## 3. Description

The LN9T3xHV is a high supply voltage range, high performance, highly integrated current mode PWM controller power switch that makes it easy to build low standby power, low cost, high performance solutions to meet CoC V5 and DoE VI energy efficiency in switching power supply applications with wide output voltage variations such as PD/QC. Up to 9~75V of available supply voltage range allows the output voltage to easily vary from 5V to 20V or even wider. The PWM switching frequency is internally set by the chip and has full temperature compensation. The maximum value is set at 65 kHz. Under no-load or light load conditions, the IC can operate in intelligent interrupt mode to reduce switching losses, so it can be achieved good conversion efficiency while having lower standby power consumption. Since the VDD startup current is very low, a resistor with larger resistance can be used to complete the circuit startup, which also reduces the loss of the startup resistor, further reduces the system standby power. The built-in current ramp compensation greatly optimizes the reliability

# LN9T33/36/39HV



of the circuit over large PWM duty cycles and avoids subharmonic oscillations that may occur. The built-in leading edge blanking circuit avoids the inductance turn-on current spike interference with current sampling and the effect on the snubber diode reverse recovery current.

The LN9T3xHV also offers a very comprehensive protection circuit with auto-recovery, including cycle-by-cycle current limit (OCP), output overload protection (OLP) with high and low voltage compensation, VDD overvoltage protection and undervoltage lockout (UVLO), the output overvoltage precision protection function (TrueOVP<sup>TM</sup>) and the input undervoltage protection function (ACUVP) when the feedback is open can be set externally.

By incorporating the unique second-generation C.T.<sup>™</sup> patented technology from Lii Semi into the output pulse with specially designed output soft clamp totem pole technology, the EMI characteristics of the system have been greatly improved and can easily meet the electromagnetic compatibility standards of various countries.

Available in specially designed TSIP7/TSIP7A high isolation, high-power package that meets RoHs requirements.

## 4. Functional Block Diagram



Fig1. Internal functional block diagram

## 5. Pin Definitions





# 6. Pin Function Description

| PIN | Symbol | Function                                                                                   |
|-----|--------|--------------------------------------------------------------------------------------------|
| 1   | D      | The high-voltage MOSFET switch's drain pin, which connects the transformer primary winding |
| 2   | VDD    | Internal power supply pin, connect starting resistor and decoupling capacitor              |
| 3   | CS     | Switch current sense signal input pin, connected to the current limit resistor             |
| 4   | GND    | Ground pin                                                                                 |
| 5   | BIO    | Output OVP and input UVP detection pin, connect the set resistor                           |
| 6   | VFB    | Feedback signal input pin, connected to output feedback signal (optocoupler)               |
| 7   | VCC    | Power supply pin, connected to the auxiliary power supply circuit                          |

# 7. Typical Simplified Schematic



Fig3. Typical Simplified Schematic



# 8. Absolute Maximum Ratings \*

|           | Parame          | ter                | Rating      | Units |
|-----------|-----------------|--------------------|-------------|-------|
|           | D Pin Vo        | oltage             | 650**       | V     |
|           |                 | LN9T33HV           | 4***        | A     |
| D Pin I   | nput Current    | LN9T36HV           | 7***        | A     |
|           |                 | LN9T39HV           | 10***       | A     |
|           | VCC Pin V       | /oltage            | 80**        | V     |
|           | VDD Pin V       | /oltage            | 30**        | V     |
|           | Other Pin       | Voltage            | -0.3 to +7  | V     |
|           | PD              |                    | 2200        | mW    |
| Min/Max C | Operating Junct | ion Temperature TJ | -40 to +150 | °C    |
| Min/Max C | perating Ambio  | ent Temperature Ta | -20 to +125 | °     |
| Min/M     | lax Storage Te  | mperature Tstg     | -55 to +150 | °     |
| ESD       |                 | НВМ                | 2500        | V     |
| ESD       |                 | MM                 | 250         | V     |

Note\*: Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute maximum-rated conditions for ex tended periods may affect device reliability. \*\* : With 10 mA limit. \*\*\*: Only allow 1 ms pulse and period is 1 s.

# 9. Recommended Operating Conditions

| Symbol | Parame             | ter         | Min | Тур | Max | Units |
|--------|--------------------|-------------|-----|-----|-----|-------|
| VCC    | VCC Supply         | Voltage     | -   | -   | 75  | V     |
| VDD    | VDD Supply         | Voltage     | 10  | -   | 25  | V     |
| Vds    | Drain Peak         | /oltage     | -   | -   | 650 | V     |
|        |                    | LN9T33HV    | -   | -   | 1.5 | А     |
| lds    | Drain Peak Current | LN9T36HV    | -   | -   | 3.5 | А     |
|        |                    | LN9T39HV    | -   | -   | 5   | А     |
| ТА     | Operating Ambient  | Temperature | -20 | _   | 85  | °C    |



# 10. Electrical Characteristics(Ta = 25°C, VDD=15V, if not otherwise noted)

MOSFET Section (Drain Pin)

| Symbol            | Param         | eter       | Test Conditions                              | Min | Тур  | Max | Units |
|-------------------|---------------|------------|----------------------------------------------|-----|------|-----|-------|
| BV <sub>DSS</sub> | Drain-Source  | e Voltage  | VDD=0 V,I <sub>D</sub> =1 mA                 | 650 | 700  | -   | V     |
| Іну               | D-S Leakag    | e Current  | V <sub>D</sub> =650 V                        | -   | -    | 10  | uA    |
|                   |               |            | I₀=1.4 A, Tյ=25 °C                           | -   | 2.20 | -   | Ω     |
| R <sub>DSON</sub> | MOSFET Rds    | at Turn ON | I <sub>D</sub> =2.3 A, T <sub>J</sub> =25 °C | -   | 1.35 | -   | Ω     |
|                   |               |            | I₀=3.5 A, Tյ=25 °C                           | -   | 0.85 | -   | Ω     |
| T <sub>R</sub>    | Switch Ris    | e Time     | CL=0.5 mH                                    | -   | 35   | -   | nS    |
| TF                | Switch Fa     | ll Time    | CL=0.5 mH                                    | -   | 35   | -   | nS    |
|                   |               |            | TJ=25 ℃                                      | -   | 3.5  | -   | А     |
|                   |               | LN9T33HV   | TJ=125 °C                                    | -   | 1.8  | -   | А     |
|                   | Drain Current |            | TJ=25 ℃                                      | -   | 7    | -   | А     |
| ID                | Pulsed        | LN9T36HV   | TJ=125 °C                                    | -   | 3    | -   | А     |
|                   |               |            | TJ=25 ℃                                      | -   | 10   | -   | А     |
|                   |               | LN9T39HV   | TJ=125 °C                                    | -   | 5    | -   | А     |

#### VCC/VDD Section

| Symbol | Parameter              | Test Conditions         | Min | Тур | Max | Units |
|--------|------------------------|-------------------------|-----|-----|-----|-------|
| VCC    | VCC Operating Voltage  | VDD=2 mA                | 0   |     | 80  | V     |
| VDD    | VDD Operating Voltage  | VCC=20 V                | 14  | 15  | 17  | V     |
| las    | VDD Startup Current    | VDD=14 V                | -   | 1   | 10  | uA    |
| la     | Operating Current      | VDD=16 V,VFB=OPEN       | -   | 1.2 | -   | mA    |
| VSTOP  |                        |                         | 7.8 | 8.8 | 9.8 | V     |
| Vstart | UVLO Threshold Voltage | FB=0                    | -   | 21  | -   | V     |
| Vovp   | VDD OVP Threshold      |                         | -   | 28  | -   | V     |
| VDD_CL | VDD Clamp Voltage      | I <sub>VDD</sub> =10 mA | -   | 30  | -   | V     |



### VFB Section

| Symbol             | Parameter                            | Test Conditions          | Min | Тур  | Max | Units |
|--------------------|--------------------------------------|--------------------------|-----|------|-----|-------|
| Vfb                | VFB Open Loop Voltage                | V <sub>FB</sub> is open  |     | 4.6  |     | V     |
| IFB_S              | FB Short Circuit Current             | FB=0                     |     | 0.27 |     | mA    |
| VTH <sub>MIN</sub> | Zero Duty Cycle<br>Threshold Voltage | VDD=16 V                 |     | 0.75 |     | V     |
| VTH <sub>MAX</sub> | Power Limit Threshold<br>Voltage     | VDD=16 V                 |     | 3.7  |     | V     |
| Tolpi              | Power Limit Delay Time               | VDD=16 V                 |     | 85   |     | mS    |
| Dмах               | Max. Duty Cycle                      | VDD=16 V, FB=3.3 V, CS=0 |     | 80   |     | %     |

#### CS Section

| Symbol             | Parameter                 | Test Conditions                                | Min | Тур  | Max | Units |
|--------------------|---------------------------|------------------------------------------------|-----|------|-----|-------|
| T <sub>LEB</sub>   | L.E.B Time                |                                                | -   | 250  | -   | nS    |
| Zcs                | CS Input Resistance       |                                                | -   | 40   | -   | ΚΩ    |
| Тоср               | OCP Delay Time            | VDD=16 V, V <sub>CS</sub> >VTH_OC,<br>FB=3.3 V | -   | 75   | -   | nS    |
| VTHOCP             | Max. CS Threshold         | FB=3.3V                                        | -   | 0.75 | -   | V     |
| Tss                | Internal Soft Start Delay |                                                | -   | 12   | -   | mS    |
| VTH <sub>OSP</sub> | OSP Threshold Voltage     |                                                | -   | 1.45 | -   | V     |

## **OSC** Section

| Symbol   | Parameter                   | Test Conditions              | Min | Тур | Max | Unit |
|----------|-----------------------------|------------------------------|-----|-----|-----|------|
| Fosc     | Switching Frequency         |                              | 60  | 65  | 70  | kHz  |
| ΔFosc_T  | Fosc VS Ta                  | VDD=16 V,Ta=-20 °C to 100 °C | -   | 5   | -   | %    |
| Fosc_min | Min.Burst Mode<br>frequency | VDD=16 V                     | -   | 22  | -   | kHz  |

## Cycleturning<sup>™</sup>II (C.T.II) Section

| Symbol | Parameter  | Test Conditions | Min | Тур | Max | Unit |
|--------|------------|-----------------|-----|-----|-----|------|
| ΔFosc  | C.T. Range |                 | -   | ±4  | -   | %    |
| Тст    | C.T. Time  |                 | -   | 4   | -   | mS   |



### **BIO Section**

| Symbol | Parameter               | Test Conditions | Min | Тур  | Max | Unit |
|--------|-------------------------|-----------------|-----|------|-----|------|
| Івю    | BIO Pull-up Current     | VDD = 16V       |     | 0.27 |     | mA   |
| Vovp   | Overvoltage Protection  | VDD = 16V       |     | 3.0  |     | V    |
| VOVP   | Threshold               | 100 - 100       |     | 3.0  |     | V    |
| TOVP   | Overvoltage Protection  | VDD = 16V       |     | 3    |     | us   |
| TOVP   | Delay                   | 100             |     | 5    |     | us   |
| VUVP   | Undervoltage Protection | VDD = 16V       |     | 3.0  |     | V    |
| VUVP   | Threshold               | 100 - 100       |     | 3.0  |     | v    |
| TUVP   | Undervoltage Protection | VDD = 16V       |     | 65   |     | me   |
| TUVP   | Delay                   | 100 – 100       |     | 05   |     | ms   |

#### Thermal Data

| Symbol           | Parameter                           | Rating | Unit |
|------------------|-------------------------------------|--------|------|
| $\theta_{JA^1}$  | Thermal Resistance Junction-Ambient | 60     | °C/W |
| θJC <sup>2</sup> | Thermal Resistance Junction-Case    | 12     | °C/W |

Notes: 1. All leads are soldered on a 250 mm<sup>2</sup> copper foil with 2 oz thick to measuring. 2. Measured on the surface of the package near pin 1.





11. This is a blank page.



## 12. Application and Implementation

The LN9T3xHV is a highly integrated PWM control IC that is optimized for off-line applications with wide output voltage variations. Its high-efficiency Burst mode control greatly reduces standby loss, improves conversion efficiency at light loads, and easily meets international energy efficiency standards such as CoC V5 and DoE VI.

#### 12.1 Start-up current and start-up control

The LN9T3xHV can operate at very low start-up current conditions, with accurate UVLO control enabling fast and reliable power-up in a short period of time. Allowing a large start-up resistor value can significantly reduce the start-up power consumption, such as 4.7 M $\Omega$ , although a 1/8W power-class resistor can meet the required power requirements, but must still carefully consider its ability to withstand voltage, The use of resistors in series is recommended, for example, using two 1206-type chip resistors in series.

The start-up resistor can be connected between AC input terminal or the positive of input DC high voltage and the VDD storage capacitor.

#### 12.2 Operating current and VDD capacitance

The normal operating current of LN9T3xHV is as low as 1 mA. The loss of the IC itself is small during operation. An electrolytic capacitor with capacity of not less than 4.7 uF can meet the sufficient energy required for IC power supply and driving, but consider the larger input capacitance of MOSFET and the wider operating temperature range, a lower internal resistance (ESR) type of the capacitor should be chosen to provide fast and large current when the MOSFET is turned on, speeding up MOSFET turn-on. In order to improve the line anti-interference performance, it is better to connect a 104 capacitor in parallel with the position closest to the VDD pin.

#### 12.3 VCC capacitance

The LN9T3xHV is capable of operating up to 75V from the VCC pin as a working supply during normal operation. This is usually derived from the transformer auxiliary winding rectification voltage. Providing adequate filtering is the recommended choice. Generally, a filter capacitor of no less than 1uF can be used at the VCC pin, 4.7~10uF is recommended for applications with higher power.

#### 12.4 Cycleturning<sup>™</sup> II (C.T. II)

The LN9T3xHV integrates the optimized second-generation Cycleturning<sup>™</sup> proprietary technology from the clock cycle is modulated at the set time in the work process, resulting in a larger switching pulse spectrum to reduce the narrowband energy density, so that the average interference intensity in any single bandwidth is greatly reduced. Therefore, the cost of the system on EMI is also greatly reduced.

#### 12.5 Extended BM operating characteristics

Under no-load or light-load conditions, the ratio of the total loss of MOSFET switching losses will increase significantly, and the switching loss is proportional to the switching frequency. Lowering the switching frequency can significantly reduce the

# LN9T33/36/39HV



switching losses of the MOSFET. LN9T3xHV by detecting the FB voltage and time size, the system no-load or light load will automatically adjust the switching frequency to a lower value, the more FB voltage is lower than the set control voltage, the more the frequency decreases, but the circuit automatically limits the minimum value of the frequency drop above 22 kHz to avoid audible noise.

When the system frequency drops to near 22 kHz, if the FB voltage is still lower than the set threshold voltage, the output will be disabled to ensure that the output voltage will not be too high.

### 12.6 Current detection and leading edge blanking

The LN9T3xHV provides cycle-by-cycle current limiting, and the switching current is sampled into the IC through the current limiting resistor. The built-in leading-edge blanking eliminates current spikes into the IC, avoid the current limit function malfunction, the MOSFET will not be turned off by mistake, so the traditional external blanking circuits will no longer be needed.

The duty cycle of the PWM is determined by the combination of the sampling current and the FB voltage. The typical threshold voltage of the overcurrent comparator when FB is floating is 0.75 V.

#### 12.7 Synchronous slope compensation

The IC integrates a voltage slope that is synchronized with the clock to the compensation circuit of the current sampling signal, which greatly improves the infinite loop stability of the circuit at large duty cycles and CCM, prevents possible subharmonic oscillation problems, and enhances output voltage stability.

#### 12.8 Output power switch

The LN9T3xHV integrates a MOSFET power switch BVdss voltage up to 650 V. The power switch has extremely low RdsON internal resistance and extremely high switching speed. It can maintain extremely low switching loss at switching frequency up to 65 kHz. Excellent electrical performance ensures the performance characteristics of the chip and has a very high reliability.

#### 12.9 Protective function

Excellent power systems require sophisticated fault protection to achieve high reliability. The LN9T3xHV is designed with a wide range of protection features to meet user requirements including cycle-by-cycle current limiting (OCP), output overload protection (OLP), VDD overvoltage lockout, and under-voltage lockout (UVLO).

With built-in input voltage compensation technology, the output power is limited to a relatively constant value, which makes the selection of the output rectifier device very easy, and the output diode specifications can be selected more economically to meet a relatively constant output over-current at wide input voltage conditions results in lower system cost.

When the output is overloaded, the FB voltage rises and reaches the set TD\_PL value, the circuit will turn off the MOSFET output, and the system will restart when the VDD voltage drops to the UVLO set point. If the fault does not cancel, the circuit will enter the hiccup protection mode.

# LN9T33/36/39HV



The specially designed BIO pin allows you to accurately set the maximum output voltage parameter under feedback loop fault conditions by simply sampling the voltage waveform from the auxiliary winding. This makes it easy to meet the most demanding output overvoltage protection requirements.

The resistor network connected to the BIO pin also sends the input voltage to the internal under-voltage protection circuit during startup to disable the system startup when the input voltage is too low, thus avoiding output voltage jumps caused by excessive low voltage conditions or the system constantly trying to start up when the system is turned off.

After normal operation, VDD is powered by the auxiliary winding of the transformer. If the voltage exceeds the limit voltage, it will be clamped. When the voltage is lower than the UVLO setting voltage, the circuit output will be turned off and the system will be restarted.



## 13. Layout Guidelines

#### 13.1 Principles of high-frequency layout

When switching power supply layout should follow the principle of high-frequency layout, where possible, the current loop should be kept to a minimum. It should be advanced and then out of the dual-capacitor and appropriate to maintain a single point of connection capacitance. Three typical current loops are shown in the following figure:



Fig4. Typical current loop diagram

#### 13.2 Typical layout reference

An example of a typical PCB layout is shown below.



Fig5. Typical layout reference (bottom view)



# 14. Typical Application Circuit Schematic (input: 90~265 Vac)





## 15. Mechanical and Packaging



Fig9. Mechanical Dimensional Drawings(mm)

5.45

3.20

3.90

5.05

2.80

3.50

L L1

L2

5.25

3.00

3.70







Note: All dimension are in millimeter

| SYMBOL | MIN   | NOM   | MAX   |
|--------|-------|-------|-------|
| A      | 1.96  | 2.06  | 2.16  |
| A1     | 0.43  | 0.48  | 0.53  |
| b      | 0.70  | 0.75  | 0.80  |
| b1     | 0.77  | 0.82  | 0.87  |
| b2     | 0.45  | 0.50  | 0.55  |
| b3     | 0.87  | 0.92  | 0.97  |
| b4     | 0.79  | 0.84  | 0.89  |
| в      | 2.44  | 2.54  | 2.64  |
| B1     | 1.17  | 1.27  | 1.37  |
| c      | 0.38  | 0.38  | 0.40  |
| D      | 11.00 | 11.20 | 11.40 |
| D1     | 11.00 | 11.40 | 11.80 |
| E      | 11.75 | 12.75 | 13.75 |
| E1     | 7.80  | 8.00  | 8.20  |
| e      | 0.50  | 0.60  | 0.70  |
| e1     | 0.32  | 0.37  | 0.42  |
| L      | 4.55  | 4.75  | 4.95  |
| L1     | 2.80  | 3.00  | 3.20  |
| L2     | 2.54  | 3.04  | 3.54  |

Fig10. Mechanical Dimensional Drawings(mm)



# 16. Orderable Information

| Part No. | Green Standard | B/I MOSFET | Package | Quantity per Tube | Standard Boxed |
|----------|----------------|------------|---------|-------------------|----------------|
| LN9T33HV | RoHs           | 4A 650V    | TSIP7   | 45 PCS/TUBE       | 1800PCS        |
|          |                |            | TSIP7A  |                   |                |
| LN9T36HV | RoHs           | 7A 650V    | TSIP7   | 45 PCS/TUBE       | 1800PCS        |
|          |                |            | TSIP7A  |                   |                |
| LN9T39HV | RoHs           | 10A 650V   | TSIP7   | 45 PCS/TUBE       | 1800PCS        |
|          |                |            | TSIP7A  |                   |                |



## 17. Important Notice

力生美、Liisemi、 **?** 等均为力生美半导体的商标或注册商标,未经书面允许任何单位、公司、个人均不得 擅自使用,所发布产品规格书之著作权均受相关法律法规所保护,力生美半导体保留全部所有之版权,未经授权 不得擅自复制其中任何部分或全部之内容用于商业目的。

产品规格书仅为所描述产品的特性说明之用,仅为便于使用相关之产品,力生美半导体不承诺对文档之错误 完全负责,并不承担任何因使用本文档所造成的任何损失,本着产品改进的需要,力生美半导体有权在任何时刻 对本文档进行必要的修改,并不承担任何通知之义务。英文规格书皆由中文规格书翻译而来,相关内容均以中文 规格书为准。

力生美半导体系列产品均拥有相关技术之自主专利,并受相关法律法规保护,未经授权不得擅自复制、抄袭或具有商业目的的芯片反向工程,力生美半导体保留相关依法追究之权利。

力生美半导体不对将相关产品使用于医学、救护等生命设备所造成的任何损失承担责任或连带责任,除非在 交易条款中明确约定。

最新信息请访问:

#### www.liisemi.com